# **CHEN Shixin** 陈时鑫

Ph.D. Student \* Department of Computer and Science Rm 905, Ho Sin Hang Engineering Building \* The Chinese University of Hong Kong sxchen22@cse.cuhk.edu.hk \* (852)-9679-6432 \* Personal Web: sxchen.cn

### **EDUCATION**

| The Chinese University of Hong Kong, Sha Tin, Hong Kong                       | Aug. 2022 - Present |
|-------------------------------------------------------------------------------|---------------------|
| Ph.D. in Computer Science and Engineering, Supervisor: Prof. Bei Yu           |                     |
| Research Interest: RISC-V Architecture, Hardware Accelerator, Agile IC Design | , 3D IC and Chiplet |

Nanjing University, Nanjing, JiangsuSep. 2018 - Jun. 2022Bachelor of Engineering in VLSI Design and System Integration, Elite Class, Rank 2/35Thesis: Design of a DNN Accelerator Based on Winograd Algorithm using Chisel Language

# AWARDS

| National Scholarship                         | 2019             |
|----------------------------------------------|------------------|
| National Encouragement Scholarship           | 2020,2021        |
| People's Scholarship                         | 2020, 2021, 2022 |
| The Yang Lanyun Leadership Scholarship       | 2021             |
| The Dongliang Special Scholarship            | 2022             |
| Outstanding Graduate of Jiangsu Province     | 2022             |
| CUHK Vice-Chancellor's PhD Scholarship       | 2022             |
| Hong Kong PhD Fellowship Scholarship (HKPFS) | 2022             |
|                                              |                  |

### **PUBLICATIONS**

[C3] Shixin Chen, Hengyuan Zhang, Zichao Ling, Jianwang Zhai, Bei Yu, "The Survey of 2.5D Integrated Architecture: An EDA perspective", *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Japan, Jan. 21–23, 2025.

[C2] Mingjun Li<sup>\*</sup>, Pengjia Li<sup>\*</sup>, Shuo Yin, **Shixin Chen**, Beichen Li, Chong Tong, Jianlei Yang, Tinghuan Chen, Bei Yu, "WinoGen: A Highly Configurable Winograd Convolution IP Generator for Efficient CNN Acceleration on FPGA", *ACM/IEEE Design Automation Conference (DAC)*,San Francisco, Jun. 23–27, 2024.

[C1] Shixin Chen, Su Zheng, Chen Bai, Wenqian Zhao, Shuo Yin, Yang Bai, Bei Yu, "SoC-Tuner: An Importance-guided Exploration Framework for DNN-targeting SoC Design", *IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC)*, Korea, Jan. 22–25, 2024.

[J2] Shixin Chen, Shanyi Li, Zhen Zhuang, Su Zheng, Zheng Liang, Tsung-Yi Ho, Bei Yu, Alberto L. Sangiovanni-Vincentelli, "Floorplet: Performance-aware Floorplan Framework for Chiplet Integration", *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD).* 

[J1] Yang Bai, Xufeng Yao, Qi Sun, Wenqian Zhao, **Shixin Chen**, Zixiao Wang, Bei Yu, "GTCO: Graph and Tensor Co-Design for Transformer-based Image Recognition on Tensor Cores", *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD).* 

### **EXPERIENCES**

#### SmartMore Co.Ltd

Research Intern, Heterogeneous Computing Group Jul. Project: Hardware Accelerator for Super-Resolution Video Based on FPGA

# RESEARCH

### An Exploration Framework for RISCV-based SoC for DNN Acceleration

Conference Paper Submitted to ICCAD 2023 Sept. 2022 - Jun. 2023 Developed a framework using Bayesian Optimization to explore the optimal architecture parameters for a RISCV-based SoC that contains host CPU cores, DNN accelerator, RoCC-based Communication.

## A Framework for Floorplan and Performance Co-optimization of Chiplet Integration

Conference Paper Submitted to ICCAD 2023 Mar. 2023 - Jun. 2023 Developed performance-aware framework for co-optimizing of the floorplan and performance of chipletbased architecture. The framework consists of simulation tools for performance reporting and comprehensive cost and reliability optimization models.

# Architecture Design of a DNN Accelerator Based on Winograd Algorithm using Chisel Language

Project of Bachelor Thesis Jul. 2021 - Mar. 2022 Designed an architecture for Matrix-Multiplication Acceleration based on Winograd algorithm, which saves multiplication resources to lower hardware cost.

# SKILLS

| Software Languages | C, C++, Python, Bash                          |
|--------------------|-----------------------------------------------|
| Hardware Languages | System Verilog, Chisel                        |
| Frameworks         | Xilinx Vivado, PyTorch, LATEX, Chipyard, Gem5 |